Part Number Hot Search : 
CP106D TF331 9002D7 MAX19 2N700 E003580 DTA12 TTAS525E
Product Description
Full Text Search
 

To Download MSC23CV26457D-XXBS8 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 This version: Apr. 8. 1999
Semiconductor MSC23CV26457D-XXBS8
2,097,152-word x 64-bit DYNAMIC RAM MODULE : FAST PAGE MODE TYPE WITH EDO
DESCRIPTION
The MSC23CV26457D-XXBS8 is a 2,097,152-word x 64-bit CMOS dynamic random access memory module which is composed of eight 16Mb(2Mx8) DRAMs in TSOP packages mounted with eight decoupling capacitors. This is an 144-pin small outline dual in-line memory module. This module supports any application where high density and large capacity of storage memory are required.
FEATURES
* 2,097,152-word x 64-bit organization * 144-pin Small Outline Dual In-line Memory Module * Gold tab * Single 3.3V power supply, 0.3V tolerance * Input : LVTTL compatible * Output : LVTTL compatible, 3-state * Refresh : 2048cycles/32ms * /CAS before /RAS refresh, hidden refresh, /RAS only refresh capability * Fast page mode with EDO, read modify write capability * Multi-bit test mode capability
PRODUCT FAMILY
Access Time (Max.) tRAC MSC23CV26457D-50BS8 MSC23CV26457D-60BS8 MSC23CV26457D-70BS8 50ns 60ns 70ns tAA 25ns 30ns 35ns tCAC 13ns 15ns 20ns tOEA 13ns 15ns 20ns Cycle Time (Min.) 84ns 104ns 124ns Power Dissipation (Max.) Operating 2880mW 2592mW 2304mW 14.4mW Standby
Family
Semiconductor
MSC23CV26457D
MODULE OUTLINE
MSC23CV26457D-XXBS8
(Unit : mm) 3.80Max. 67.600.5
20.00.13
25.40.13
6.00.13
A 1
B 143
3.2Min.
3.3
23.200.1 2.50.2 4.60.2 63.600.2 67.600.2
32.800.1 1.000.1
R2.0
144 2-1.8 32.800.1 23.200.1 2.10.2 4.60.2
2 3.7
0.60.1 0.25Max. 0.8Typ. Detail B
4.00.1
1.50.1
Detail A
2.55
Semiconductor
MSC23CV26457D
PIN CONFIGURATION
Front Side Pin No. 1 3 5 7 9 11 13 15 17 19 21 23 25 27 29 31 33 35 37 39 41 43 45 47 49 51 53 55 57 59 61 63 65 67 69 71 Pin Name VSS DQ0 DQ1 DQ2 DQ3 VCC DQ4 DQ5 DQ6 DQ7 VSS /CAS0 /CAS1 VCC A0 A1 A2 VSS DQ8 DQ9 DQ10 DQ11 VCC DQ12 DQ13 DQ14 DQ15 VSS NC NC NC VCC NC /WE /RAS0 NC Back Side Pin No. 2 4 6 8 10 12 14 16 18 20 22 24 26 28 30 32 34 36 38 40 42 44 46 48 50 52 54 56 58 60 62 64 66 68 70 72 Pin Name VSS DQ32 DQ33 DQ34 DQ35 VCC DQ36 DQ37 DQ38 DQ39 VSS /CAS4 /CAS5 VCC A3 A4 A5 VSS DQ40 DQ41 DQ42 DQ43 VCC DQ44 DQ45 DQ46 DQ47 VSS NC NC NC VCC NC NC NC NC Front Side Pin No. 73 75 77 79 81 83 85 87 89 91 93 95 97 99 101 103 105 107 109 111 113 115 117 119 121 123 125 127 129 131 133 135 137 139 141 143 Pin Name /OE VSS NC NC VCC DQ16 DQ17 DQ18 DQ19 VSS DQ20 DQ21 DQ22 DQ23 VCC A6 A8 VSS A9 A10 VCC /CAS2 /CAS3 VSS DQ24 DQ25 DQ26 DQ27 VCC DQ28 DQ29 DQ30 DQ31 VSS SDA VCC Back Side Pin No. 74 76 78 80 82 84 86 88 90 92 94 96 98 100 102 104 106 108 110 112 114 116 118 120 122 124 126 128 130 132 134 136 138 140 142 144 Pin Name NC VSS NC NC VCC DQ48 DQ49 DQ50 DQ51 VSS DQ52 DQ53 DQ54 DQ55 VCC A7 NC VSS NC NC VCC /CAS6 /CAS7 VSS DQ56 DQ57 DQ58 DQ59 VCC DQ60 DQ61 DQ62 DQ63 VSS SCL VCC
Semiconductor
MSC23CV26457D
Serial PD Matrix SPD Value (Hex) 80 08 02 0B 0A 01 40 00 01 32 /RAS Access Time 3C 46 0D /CAS Access Time 0F 14 DIMM Configuration type Refresh Rate/Type Primary DRAM Width Error Checking DRAM Width Superset Information SPD Data Revision Code -50 63 -60 -70 64-127 128-255 Reserved Unused Storage Location (Reserved) Checksum for Byte 0-62 00 00 08 00 00 01 29 35 44 00 FF Reserved 1 128 Bytes 256 Bytes EDO 11 10 1 64 0 LVTTL 50ns 60ns 70ns 13ns 15ns 20ns Non-parity Normal Refresh x8
Byte No. 0 1 2 3 4 5 6 7 8 -50 9 -60 -70 -50 10 -60 -70 11 12 13 14 15-61 62
Function described Number of Byte used Total SPD Memory size Memory type Number of Rows Number of Columns Number of Banks Module Data Width Module Data Width Continued Supply Voltage
Note
Semiconductor
MSC23CV26457D
BLOCK DIAGRAM
/OE /WE /RAS0 /CAS0 DQ0 DQ1 DQ2 DQ3 DQ4 DQ5 DQ6 DQ7 /CAS1 DQ8 DQ9 DQ10 DQ11 DQ12 DQ13 DQ14 DQ15 /CAS2 DQ16 DQ17 DQ18 DQ19 DQ20 DQ21 DQ22 DQ23 /CAS3 DQ24 DQ25 DQ26 DQ27 DQ28 DQ29 DQ30 DQ31 /CAS /RAS /WE /OE DQ DQ DQ DQ D3 DQ DQ DQ DQ /CAS /RAS /WE /OE DQ DQ DQ DQ D2 DQ DQ DQ DQ /CAS /RAS /WE /OE DQ DQ DQ DQ D1 DQ DQ DQ DQ /CAS /RAS /WE /OE DQ DQ DQ DQ D0 DQ DQ DQ DQ /CAS4 DQ32 DQ33 DQ34 DQ35 DQ36 DQ37 DQ38 DQ39 /CAS5 DQ40 DQ41 DQ42 DQ43 DQ44 DQ45 DQ46 DQ47 /CAS6 DQ48 DQ49 DQ50 DQ51 DQ52 DQ53 DQ54 DQ55 /CAS7 DQ56 DQ57 DQ58 DQ59 DQ60 DQ61 DQ62 DQ63 /CAS /RAS /WE /OE DQ DQ DQ DQ D7 DQ DQ DQ DQ /CAS /RAS /WE /OE DQ DQ DQ DQ D6 DQ DQ DQ DQ /CAS /RAS /WE /OE DQ DQ DQ DQ D5 DQ DQ DQ DQ /CAS /RAS /WE /OE DQ DQ DQ DQ D4 DQ DQ DQ DQ
A0-A9, A10 VCC VSS C1-C8
A0-A9, A10R: D0-D7 SCL D0-D7 D0-D7
Serial PD SCL SDA A0 A1 A2
SDA
VSS
Semiconductor
MSC23CV26457D
ELECTRICAL CHARACTERISTICS
Absolute Maximum Ratings Parameter Voltage on Any Pin Relative to VSS Voltage on VCC Supply Relative to VSS Short Circuit Output Current Power Dissipation Operating Temperature Storage Temperature * Ta = 25C Symbol VIN, VOUT VCC IOS PD * TOPR TSTG Rating -0.5 to 4.6 -0.5 to 4.6 50 8 0 to 70 -40 to 125 Unit V V mA W C C
Recommended Operating Conditions ( Ta = 0C to 70C ) Parameter Power Supply Voltage Input High Voltage Input Low Voltage Symbol VCC VSS VIH VIL Min. 3.0 0 2.0 -0.3 Typ. 3.3 0 Max. 3.6 0 VCC+0.3 0.8 Unit V V V V
Capacitance ( VCC = 3.3V 0.3V, Ta = 25C, f = 1 MHz ) Parameter Input Capacitance (A0 - A10) Input Capacitance (/RAS0) Input Capacitance (/CAS0 - /CAS7) Input Capacitance (/WE) Input Capacitance (/OE) I/O Capacitance (DQ0 - DQ63) Symbol CIN1 CIN2 CIN3 CIN4 CIN5 CI/O Typ. Max. 49 65 13 65 65 13 Unit pF pF pF pF pF pF
Semiconductor
MSC23CV26457D
DC Characteristics (VCC = 3.3V 0.3V, Ta = 0C to 70C ) Parameter Output High Voltage Output Low Voltage Input Leakage Current Symbol VOH VOL ILI Condition IOH = -2.0mA IOL = 2.0mA 0V VIN VCC+0.3V; All other pins not under test = 0V DQ disable 0V VOUT VCC /RAS, /CAS cycling, tRC = Min. /RAS, /CAS = VIH Power Supply Current (Standby) Average Power Supply Current (/RAS only refresh) Average Power Supply Current (/CAS before /RAS refresh) Average Power Supply Current (Fast Page Mode) ICC2 /RAS, /CAS VCC -0.2V /RAS cycling, /CAS = VIH, tRC = Min. /RAS cycling, /CAS before /RAS /RAS = VIL, /CAS cycling, tHPC = Min. -50 Min. 2.4 0 -80 Max. VCC 0.4 80 Min. 2.4 0 -80 -60 Max. VCC 0.4 80 Min. 2.4 0 -80 -70 Max. VCC 0.4 80 Unit V V A A Note
Output Leakage Current Average Power Supply Current (Operating)
ILO
-10
10
-10
10
-10
10
ICC1
-
800 16 4
-
720 16 4
-
640 16 4
mA mA mA
1, 2
1
ICC3
-
800
-
720
-
640
mA
1, 2
ICC6
-
800
-
720
-
640
mA
1, 2
ICC7
-
800
-
720
-
640
mA
1, 3
Notes: 1. ICC Max. is specified as ICC for output open condition. 2. The address can be changed once or less while /RAS = VIL. 3. The address can be changed once or less while /CAS = VIH.
Semiconductor
MSC23CV26457D
AC Characteristics (1/2) (VCC = 3.3V 0.3V, Ta = 0C to 70C ) Note: 1, 2, 3, 12, 13 Parameter Random Read or Write Cycle Time Read Modify Write Cycle Time Fast Page Mode Cycle Time Fast Page Mode Read Modify Write Cycle Time Access Time from /RAS Access Time from /CAS Access Time from Column Address Access Time from /CAS Precharge Access Time from /OE Output Low Impedance Time from /CAS Data Output Hold After /CAS Low /CAS to Data Output Buffer Turn-off Delay Time /RAS to Data Output Buffer Turn-off Delay Time /OE to Data Output Buffer Turn-off Delay Time /WE to Data Output Buffer Turn-off Delay Time Transition Time Refresh Period /RAS Precharge Time /RAS Pulse Width /RAS Pulse Width (Fast Page Mode with EDO) /RAS Hold Time /RAS Hold Time referenced to /OE /CAS Precharge Time (Fast Page Mode with EDO) /CAS Pulse Width /CAS Hold Time /CAS to /RAS Precharge Time /RAS Hold Time from /CAS Precharge /OE Hold Time from /CAS (DQ Disable) /RAS to /CAS Delay Time /RAS to Column Address Delay Time Row Address Set-up Time Row Address Hold Time Column Address Set-up Time Column Address Hold Time Column Address to /RAS Lead Time Symbol tRC tRWC tHPC tHPRWC tRAC tCAC tAA tCPA tOEA tCLZ tDOH tCEZ tREZ tOEZ tWEZ tT tREF tRP tRAS tRASP tRSH tROH tCP tCAS tCSH tCRP tRHCP tCHO tRCD tRAD tASR tRAH tASC tCAH tRAL -50 Min. 84 110 20 58 0 5 0 0 0 0 1 30 50 50 7 7 7 7 35 5 30 5 11 9 0 7 0 7 25 Max. 50 13 25 30 13 13 13 13 13 50 32 10K 100K 10K 37 25 Min. 104 135 25 68 0 5 0 0 0 0 1 40 60 60 10 10 10 10 40 5 35 5 14 12 0 10 0 10 30 -60 Max. 60 15 30 35 15 15 15 15 15 50 32 10K 100K 10K 45 30 Min. 124 160 30 78 0 5 0 0 0 0 1 50 70 70 13 13 10 13 45 5 40 5 14 12 0 10 0 13 35 -70 Max. 70 20 35 40 20 20 20 20 20 50 32 10K 100K 10K 50 35 Unit ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ms ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns 5 6 7, 8 7, 8 7 7 3 4, 5, 6 4, 5 4, 6 4 4 4 Note
Semiconductor
MSC23CV26457D
AC Characteristics (2/2) (VCC = 3.3V 0.3V, Ta = 0C to 70C ) Note: 1, 2, 3, 12, 13 Parameter Read Command Set-up Time Read Command Hold Time Read Command Hold Time referenced to /RAS Write Command Set-up Time Write Command Hold Time Write Command Pulse Width /WE Pulse Width (DQ Disable) /OE Command Hold Time /OE Precharge Time /OE Command Hold Time Write Command to /RAS Lead Time Write Command to /CAS Lead Time Data-in Set-up Time Data-in Hold Time /OE to Data-in Delay Time /CAS to /WE Delay Time Column Address to /WE Delay Time /RAS to /WE Delay Time /CAS Precharge /WE Delay Time /CAS Active Delay Time from /RAS Precharge /RAS to /CAS Set-up Time (/CAS before /RAS) /RAS to /CAS Hold Time (/CAS before /RAS) /WE to /RAS Precharge Time (/CAS before /RAS) /WE Hold Time from /RAS (/CAS before /RAS) /RAS to /WE Set-up Time (Test Mode) /RAS to /WE Hold Time (Test Mode) Symbol tRCS tRCH tRRH tWCS tWCH tWP tWPE tOEH tOEP tOCH tRWL tCWL tDS tDH tOED tCWD tAWD tRWD tCPWD tRPC tCSR tCHR tWRP tWRH tWTS tWTH -50 Min. 0 0 0 0 7 7 7 7 7 7 7 7 0 7 13 30 42 67 47 5 5 10 10 10 10 10 Max. Min. 0 0 0 0 10 10 10 10 10 10 10 10 0 10 15 34 49 79 54 5 5 10 10 10 10 10 -60 Max. Min. 0 0 0 0 13 10 10 13 10 10 13 13 0 13 20 44 59 94 64 5 5 10 10 10 10 10 -70 Max. Unit ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns 10 10 10 10 11 11 9 9 10 Note
Semiconductor
MSC23CV26457D
Notes: 1. A start-up delay of 200s is required after power-up, followed by a minimum of eight initialization cycles (/RAS only refresh or /CAS before /RAS refresh) before proper device operation is achieved. 2. The AC characteristics assume tT = 2ns. 3. VIH(Min.) and VIL(Max.) are reference levels for measuring input timing signals. Transition times (tT) are measured between VIH and VIL. 4. This parameter is measured with a load circuit equivalent to 1 TTL load and 100pF. The output timing reference levels are VOH = 2.0V and VOL = 0.8V. 5. Operation within the tRCD(Max.) limit ensures that tRAC(Max.) can be met. tRCD(Max.) is specified as a reference point only. If tRCD is greater than the specified tRCD(Max.) limit, then the access time is controlled by tCAC. 6. Operation within the tRAD(Max.) limit ensures that tRAC(Max.) can be met. tRAD(Max.) is specified as a reference point only. If tRAD is greater than the specified tRAD(Max.) limit, then the access time is controlled by tAA. 7. tCEZ(Max.), tREZ(Max.), tWEZ(Max.) and tOEZ(Max.) define the time at which the output achieves the open circuit condition and are not referenced to output voltage levels. 8. tCEZ or tREZ must be satisfied for open circuit condition. 9. tRCH or tRRH must be satisfied for a read cycle. 10. tWCS, tCWD, tRWD, tAWD and tCPWD are not restrictive operating parameters. They are included in the data sheet as electrical characteristics only. If tWCS tWCS(Min.), then the cycle is an early write cycle and the data out will remain open circuit (high impedance) throughout the entire cycle. If tCWD tCWD(Min.), tRWD tRWD(Min.), tAWD tAWD(Min.) and tCPWD tCPWD(Min.), then the cycle is a read modify write cycle and data out will contain data read from the selected cell; if neither of the above sets of conditions is satisfied, then the condition of the data out (at access time) is indeterminate. 11. These parameters are referenced to the /CAS leading edge in an early write cycle, and to the /WE leading edge in an /OE control write cycle, or a read modify write cycle. 12. The test mode is initiated by performing a /WE and /CAS before /RAS refresh cycle. This mode is latched and remains in effect until the exit cycle is generated. The test mode specified in this data sheet is a 2-bit parallel test function. CA9 is not used. In a read cycle, if all internal bits are equal, the DQ pin will indicate a high level. If any internal bits are not equal, the DQ pin will indicate a low levels. The test mode is cleared and the memory device returned to its normal operating state by performing a /RAS only refresh cycle or a /CAS before /RAS refresh cycle. 13. In a test mode read cycle, the value of access time parameters is delayed for 5ns for the specified value. These parameters should be specified in test mode cycle by adding the above value to the specified value in this data sheet.


▲Up To Search▲   

 
Price & Availability of MSC23CV26457D-XXBS8

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X